Back to Search

Power Management of Digital Circuits in Deep Sub-Micron CMOS Technologies

AUTHOR Henzler, Stephan
PUBLISHER Springer (10/10/2006)
PRODUCT TYPE Hardcover (Hardcover)

Description

In the deep sub-micron regime, the power consumption has become one of the most important issues for competitive design of digital circuits. Due to dramatically increasing leakage currents, the power consumption does not take advantage of technology scaling as before. State-of-art power reduction techniques like the use of multiple supply and threshold voltages, transistor stack forcing and power gating are discussed with respect to implementation and power saving capability. Focus is given especially on technology dependencies, process variations and technology scaling. Design and implementation issues are discussed with respect to the trade-off between power reduction, performance degradation, and system level constraints. A complete top-down design flow is demonstrated for power gating techniques introducing new design methodologies for the switch sizing task and circuit blocks for data-retention and block activation. The leakage reduction ratio and the minimum power-down time are introduced as figures of merit to describe the power gating technique on system level and give a relation to physical circuit parameters. Power Management of Digital Circuits in Deep Sub-Micron CMOS Technologies mainly deals with circuit design but also addresses the interface between circuit and system level design on the one side and between circuit and physical design on the other side.

Show More
Product Format
Product Details
ISBN-13: 9781402050800
ISBN-10: 1402050801
Binding: Hardback or Cased Book (Sewn)
Content Language: English
More Product Details
Page Count: 186
Carton Quantity: 38
Product Dimensions: 6.14 x 0.50 x 9.21 inches
Weight: 1.02 pound(s)
Feature Codes: Bibliography, Index, Illustrated
Country of Origin: NL
Subject Information
BISAC Categories
Technology & Engineering | Electrical
Technology & Engineering | Electronics - Microelectronics
Technology & Engineering | Electronics - Circuits - General
Dewey Decimal: 621.381
Library of Congress Control Number: 2006934583
Descriptions, Reviews, Etc.
publisher marketing

In the deep sub-micron regime, the power consumption has become one of the most important issues for competitive design of digital circuits. Due to dramatically increasing leakage currents, the power consumption does not take advantage of technology scaling as before. State-of-art power reduction techniques like the use of multiple supply and threshold voltages, transistor stack forcing and power gating are discussed with respect to implementation and power saving capability. Focus is given especially on technology dependencies, process variations and technology scaling. Design and implementation issues are discussed with respect to the trade-off between power reduction, performance degradation, and system level constraints. A complete top-down design flow is demonstrated for power gating techniques introducing new design methodologies for the switch sizing task and circuit blocks for data-retention and block activation. The leakage reduction ratio and the minimum power-down time are introduced as figures of merit to describe the power gating technique on system level and give a relation to physical circuit parameters. Power Management of Digital Circuits in Deep Sub-Micron CMOS Technologies mainly deals with circuit design but also addresses the interface between circuit and system level design on the one side and between circuit and physical design on the other side.

Show More
List Price $109.99
Your Price  $108.89
Hardcover